Enhanced Multifunctional Broadband Artificial Vision through Integration of ReS<sub>2</sub> Phototransistors with Embedded Electrodes

Leyun Zhou<sup>1§</sup>, Renxian Qi<sup>1§</sup>, Haiyan Nan<sup>1\*</sup>, Wenhui Wang<sup>2</sup>, Jing Bai<sup>3</sup>, Meng Wang<sup>1</sup>, Jialing Jian<sup>1</sup>, Zhengjin Weng<sup>1</sup>, Zhengyang Cai<sup>1</sup>, Shaoqing Xiao<sup>1</sup> and Xiaofeng Gu<sup>1</sup> I Engineering Research Center of IoT Technology Applications (Ministry of Education), School of Integrated Circuits, Jiangnan University, Wuxi 214122, China 2 Key Laboratory of Quantum Materials and Devices (Southeast University), Ministry of Education, Nanjing, 211189, Peoples R China 3 Department of Foundation, Army Engineering University of PLA, Nanjing, 210001, Peoples R China § contributed equally to this article

## **Table of Contents**

| Figure S1. Schematic of the device fabrication process.                                 | S2         |
|-----------------------------------------------------------------------------------------|------------|
| Figure S2. Energy bands of $ReS_2$ and Au electrodes before and after contact.          | S2         |
| Figure S3. Transfer characteristics modulated by different erase voltages.              | S3         |
| Figure S4. Photoresponse characteristics of Intrinsic ReS <sub>2</sub> .                | S3         |
| Figure S5. KPFM images before and after illumination.                                   | S4         |
| Figure S6. PSC of the device under laser illumination at different wavelengths.         | S4         |
| Figure S7. Erase characteristics of the device under positive gate voltage.             | S5         |
| Figure S8. Photoresponse characteristics of device D2.                                  | S5         |
| Figure S9. The electrical writing and erasing characteristics of device D2.             | S6         |
| Figure S10. Changes in synaptic weights under different modulation schemes.             | S6         |
| Figure S11. Photoresponse characteristics of the four channels of the array device at o | lifferent  |
| power levels.                                                                           | <b>S</b> 7 |



**Figure S1.** Schematic of the device fabrication process. First, a pattern is defined on a Si/SiO<sub>2</sub> substrate using photolithography. The resist is exposed to create the desired electrode shape, followed by plasma etching (SF<sub>6</sub> and N<sub>2</sub>) to a depth of 50 nm. Subsequently, a 5 nm Ni layer is deposited via electron-beam evaporation, followed by thermal evaporation of a 45 nm Au layer to form the electrodes. After electrode deposition, the resist is removed. Finally, mechanically exfoliated ReS<sub>2</sub> flakes are transferred onto the electrodes.



**Figure S2.** Energy bands of  $\text{ReS}_2$  and Au electrodes before and after contact. (a) Energy band alignment of  $\text{ReS}_2$  and Au electrodes before contact. (b) Energy band alignment of  $\text{ReS}_2$  and Au electrodes after contact. (c) Energy band alignment of  $\text{ReS}_2$  and Au electrodes under a 0.5 V forward bias after contact. (d) Energy band alignment of  $\text{ReS}_2$  and Au electrodes under a 0.5

V reverse bias after contact.



Figure S3. Transfer characteristics modulated by different erase voltages. The gate voltage  $V_g$  increases from 5 V to 40 V in steps of 5 V.



**Figure S4.** Photoresponse characteristics of Intrinsic  $\text{ReS}_2$ . (a) Power-dependent photoresponse characteristics of the intrinsic  $\text{ReS}_2$  device under 637 nm wavelength laser illumination (pulse width: 40 s). (b) Pulse-width-dependent photoresponse characteristics of the intrinsic  $\text{ReS}_2$  device under 637 nm wavelength laser illumination (pulse power: 50.68  $\mu$ W).



**Figure S5.** KPFM images before and after illumination. (a) Optical microscopy image of the bottom electrode device.(b) KPFM image of the white region in Figure (a) before illumination. (c) KPFM image of the red region in Figure (a) after illumination. (d) Potential difference between ReS<sub>2</sub> and Au extracted from the line profile in Figure (b) before illumination. (e) Potential difference between ReS<sub>2</sub> and Au extracted from the line profile in Figure (c) after illumination.



**Figure S6.** Photoconductive switching characteristics (PSC) of the device under laser illumination at different wavelengths (447, 520, 637, and 940 nm). The pulse width is 40 s, and the pulse intensity is 20  $\mu$ W for all wavelengths.



**Figure S7.** Erase characteristics of the device under positive gate voltage. (a) Retention characteristics of the current after applying erase pulses with a width of 2 s at different intensities. (b) Retention characteristics of the current after applying erase pulses with an intensity of 50 V at different widths.



**Figure S8.** Photoresponse characteristics of device D2. (a) Photoconductive switching characteristics (PSC) of device D2 under 637 nm laser illumination with pulse intensities of 2.788, 23.08, 99.26, 173.9, 245.8, and 378.7  $\mu$ W. (b) PSC of device D2 under 637 nm laser illumination with pulse widths of 5, 10, 20, 40, and 80 s. (c) PSC of device D2 under 940 nm laser illumination with pulse intensities of 29.63, 67.08, 105.1, 135.5, 166.2, and 190.1  $\mu$ W. (d) PSC of device D2 under laser illumination at different wavelengths (447, 520, 637, and

940 nm), with a pulse width of 40 s and a pulse intensity of 20  $\mu$ W.



**Figure S9.** The electrical writing and erasing characteristics of device D2. (a) Photoconductive switching characteristics (PSC) of device D2 under gate voltage pulses with intensities of -20, -30, -40, -50, and -60 V, and a pulse width of 2 s. (b) PSC of device D2 under a -50 V gate voltage pulse with pulse widths of 1, 2, 3, 4, and 5 s. (c) PSC of device D2 under gate voltage pulses with intensities of -20, -30, -40, -50, and -60 V, and a pulse width of 2 s. (d) PSC of device D2 under a 40 V gate voltage pulse with pulse widths of 1, 2, 3, 4, and 5 s.



Figure S10. Changes in synaptic weights under different modulation schemes. (a) Conductance enhancement and suppression curves obtained by applying 128 gate voltage pulses, consisting

of 64 negative pulses (-10 V) followed by 64 positive pulses (+15 V). The pulse width and interval are both 1 s. (b) Conductance enhancement and suppression curves obtained by applying 128 gate voltage pulses, consisting of 64 negative pulses (-10 V) followed by 64 positive pulses (increasing from +10 V to +42 V with a step of 0.5 V). The pulse width and interval are both 1 s. (c) Conductance enhancement achieved through 64 light pulses, and suppression through 64 positive pulses (increasing from +10 V to +42 V with a step of 0.5 V). Both the light pulses and voltage pulses have a width and interval of 1 s. It is evident that the highest linearity is achieved in (b).



**Figure S11.** (a), (b), (c), and (d) show the photoresponse characteristics of the four channels of the array device at different power levels, demonstrating high similarity. This indicates that the fabricated array device exhibits stability and reproducibility.